Parity Generators and Checkers

Results:
308
Manufacturer
Series
Supplier Device Package
Package / Case
Current - Output High, Low
Number of Circuits
Voltage - Supply
Operating Temperature
Logic Type
Number of Bits
Mounting Type
Type
Output
Supply Voltage
Grade
Current - Supply
Qualification
Function
PLL
Input
Protocol
Voltage - Input
Differential - Input
Max Propagation Delay @ V, Max CL
Applications
Current - Quiescent (Iq)
Ratio - Input
Standards
Output Function
Divider/Multiplier
Frequency - Max
Interface
Results remaining308
Select
ImageProduct DetailPriceAvailabilityECAD ModelMounting TypeVoltage - SupplyOperating TemperaturePackage / CaseSupplier Device PackageSeriesCurrent - Output High, LowLogic TypeNumber of CircuitsGradeQualification
74HCT280PWJ
74HCT280PW/SOT402/TSSOP14
Contact us
Quantity
Contact us
PCB Symbol, Footprint & 3D Model
Surface Mount
4.5 V ~ 5.5 V
-40°C ~ 125°C
14-TSSOP (0.173", 4.40mm Width)
14-TSSOP
74HCT
4mA, 4mA
Parity Generator/Checker
9
-
-
SNJ54S280J
9-BIT ODD/EVEN PARITY GENERATORS
Contact us
Quantity
Contact us
PCB Symbol, Footprint & 3D Model
Through Hole
4.75 V ~ 5.5 V
-55°C ~ 125°C
14-CDIP (0.300", 7.62mm)
14-CDIP
54S
1mA, 20mA
Parity Generator/Checker
9
-
-
CD54AC280F3A
9-BIT ODD/EVEN PARITY GENERATOR/
Contact us
Quantity
Contact us
PCB Symbol, Footprint & 3D Model
Through Hole
1.5 V ~ 5.5 V
-55°C ~ 125°C
14-CDIP (0.300", 7.62mm)
14-CDIP
54AC
24mA, 24mA
Parity Generator/Checker
9
-
-
CD54HCT280F3A
HIGH SPEED CMOS LOGIC 9-BIT ODD/
Contact us
Quantity
Contact us
PCB Symbol, Footprint & 3D Model
Through Hole
4.5 V ~ 5.5 V
-55°C ~ 125°C
14-CDIP (0.300", 7.62mm)
14-CDIP
54HCT
4mA, 4mA
Parity Generator/Checker
9
-
-
M38510/32901BCA
9-BIT ODD/EVEN PARITY GENERATORS
Contact us
Quantity
Contact us
PCB Symbol, Footprint & 3D Model
Through Hole
4.75 V ~ 5.5 V
-55°C ~ 125°C
14-CDIP (0.300", 7.62mm)
14-CDIP
54LS
400µA, 4mA
Parity Generator/Checker
9
-
-
CY54FCT480BTLMB
DUAL 8-BIT PARITY GENERATOR/CHEC
Contact us
Quantity
Contact us
PCB Symbol, Footprint & 3D Model
Surface Mount
4.75 V ~ 5.25 V
-55°C ~ 125°C
28-CLCC
28-LCCC (11.43x11.43)
54FCT
12mA, 32mA
Parity Generator/Checker
8
-
-
8607701CA
HIGH SPEED CMOS LOGIC 9-BIT ODD/
Contact us
Quantity
Contact us
PCB Symbol, Footprint & 3D Model
Through Hole
2 V ~ 6 V
-55°C ~ 125°C
14-CDIP (0.300", 7.62mm)
14-CDIP
54HC
5.2mA, 5.2mA
Parity Generator/Checker
9
-
-
CD54ACT280F3A
9-BIT ODD/EVEN PARITY GENERATOR/
Contact us
Quantity
Contact us
PCB Symbol, Footprint & 3D Model
Through Hole
4.5 V ~ 5.5 V
-55°C ~ 125°C
14-CDIP (0.300", 7.62mm)
14-CDIP
-
24mA, 24mA
Parity Generator/Checker
9
-
-

Parity Generators and Checkers

Parity Generators and Checkers are electronic components used to evaluate the number of bits set to 1 in a digital word and generate or evaluate an additional parity bit. The purpose of this functionality is to detect data errors that may have occurred during transmission. Parity generators analyze the binary values of the input digital word and calculate whether the count of 1s is even or odd. They generate a parity bit that represents the parity of the word and append it to the transmitted data. Parity checkers receive the transmitted word, including the parity bit, and evaluate whether the count of 1s in the word (excluding the parity bit) matches the expected parity indicated by the parity bit. If there is a mismatch, it indicates the presence of a transmission error. The use of parity generators and checkers provides a simple and efficient method for error detection in digital communication systems. By comparing the received parity bit with the actual count of 1s in the word, potential errors can be identified. This allows for appropriate error correction measures to be taken, such as requesting retransmission of the data or triggering an error-handling procedure. Integrated Circuits (ICs) - Logic - Parity Generators and Checkers find applications in various fields where data integrity is critical, including telecommunications, computer networks, storage systems, and memory devices. These components play a crucial role in ensuring reliable data transmission and reducing the risk of errors.